Journal of Mechanical Engineering ›› 2024, Vol. 60 ›› Issue (19): 261-276.doi: 10.3901/JME.2024.19.261
Previous Articles Next Articles
WANG Meiyu1,2, ZHANG Haobo1, HU Weibo1, MEI Yunhui3
Received:
2023-10-19
Revised:
2024-03-04
Online:
2024-10-05
Published:
2024-11-27
CLC Number:
WANG Meiyu, ZHANG Haobo, HU Weibo, MEI Yunhui. Review on the through Silicon Via Technology in the 3D-system in Package (3D-SiP)[J]. Journal of Mechanical Engineering, 2024, 60(19): 261-276.
[1] 陈志文,梅云辉,刘胜,等. 电子封装可靠性:过去、现在及未来[J]. 机械工程学报,2021,57(16):248-268. CHEN Zhiwen,MEI Yunhui,LIU Sheng,et al. Reliability in electronic packaging:Past,now and future[J]. Journal of Mechanical Engineering,2021,57(16):248-268. [2] CHO D H,SEO S M,KIM J B,et al. A review on the fabrication and reliability of three-dimensional integration technologies for microelectronic packaging:Through-Si-via and solder bumping process[J]. Metals,2021,11(10):1664. [3] LIN P R,ZHANG G Q,VAN ZEIJL H W,et al. Effects of silicon via profile on passivation and metallization in TSV interposers for 2.5D integration[J]. Microelectronic Engineering,2015,134:22-26. [4] RANGANATHAN N,LEE D Y,YOUHE L,et al. Influence of bosch etch process on electrical isolation of TSV structures[J]. IEEE Transactions on Components Packaging and Manufacturing Technology,2011,1(10):1497-1507. [5] PARK J S,KANG D-H,KWAK S M,et al. Low-temperature smoothing method of scalloped DRIE trench by post-dry etching process based on SF6 plasma[J]. Micro and Nano Systems Letters,2020,8(1):1-8. [6] FRASCA S,LEGHZIEL R C,ARABADZHIEV I N,et al. The michelangelo step:Removing scalloping and tapering effects in high aspect ratio through silicon vias[J]. Scientific Reports,2021,11(1):3997. [7] WANG X B,WANG Q,ZHOU J. Inverse RIE micro-loading in deep etching of silicon via array[C]//13th IEEE International Conference on ASIC,2019:1-3. [8] TANG Y,SANDOUGHSAZ A,OWEN K J,et al. Ultra deep reactive ion etching of high aspect-ratio and thick silicon using a ramped-parameter process[J]. Journal of Microelectromechanical Systems,2018,27(4):686-697. [9] GERLT M S,LAUBLI N F,MANSER M,et al. Reduced etch lag and high aspect ratios by deep reactive ion etching (DRIE)[J]. Micromachines,2021,12(5):542. [10] GUO H,CAO S,LI L,et al. A review on the mainstream through-silicon via etching methods[J]. Materials Science in Semiconductor Processing,2022,137(1):106182. [11] TAN B. Deep micro hole drilling in a silicon substrate using multi-bursts of nanosecond UV laser pulses[J]. Journal of Micromechanics and Microengineering,2006,16(1):109-112. [12] WANG H X,LIU J,XU Y,et al. Experimental characterization and real-time monitoring for laser percussion drilling in titanium alloy using transverse electric field assistance and/or lateral air blowing[J]. Journal of Manufacturing Processes,2021,62:845-858. [13] WANG H J,YANG T. A review on laser drilling and cutting of silicon[J]. Journal of the European Ceramic Society,2021,41(10):4997-5015. [14] 肖荣诗,张寰臻,黄婷. 飞秒激光加工最新研究进展[J]. 机械工程学报,2016,52(17):176-186. XIAO Rongshi,ZHANG Huanzhen,HUANG Ting. Recent progress in femtosecond pulsed laser processing research[J]. Journal of Mechanical Engineering,2016,52(17):176-186. [15] HO C C,LUO Y H,CHANG Y J,et al. Mask assisted laser percussion drilling[J]. Journal of Laser Micro Nanoengineering,2016,11(1):41-45. [16] LE H T,HAQUE R I,OUYANG Z,et al. MEMS inductor fabrication and emerging applications in power electronics and neurotechnologies[J]. Microsystems & Nanoengineering,2021,7(1):1-22. [17] 王树桥,幸研,田秘,等. 混合进化算法的Metropolis蒙特卡罗MEMS单晶硅湿法刻蚀工艺模型[J]. 机械工程学报,2013,49(5):167-172. WANG Shuqiao,XING Yan,TIAN Mi,et al. Hybrid evolutionary–metropolis monte carlo algorithm for wet etching of silicon MEMS fabrication process[J]. Journal of Mechanical Engineering,2013,49(5):167-172. [18] GUAN T T,YANG F,WANG W,et al. A high-selectivity HNA etching system for bulk micromachined deep holes with high roundness[C]//13th Annual IEEE International Conference on Nano/Micro Engineered and Molecular Systems (IEEE-NEMS),2018:397-400. [19] CHENG X H,LI Y L,LIU H Y,et al. Selective wet etching in fabricating SiGe nanowires with TMAH solution for gate-all-around MOSFETs[J]. Journal of Materials Science-Materials in Electronics,2020,31(24):22478-22486. [20] BAGOLINI A,FAES A,DECARLI M. Influence of etching potential on convex corner anisotropic etching in TMAH solution[J]. Journal of Microelectromechanical Systems,2010,19(5):1254-1259. [21] CHUANG H C,YANG H M,WU C H,et al. Through-silicon via arrays manufactured by photo assisted electrochemical etching and copper electroplating under SC-CO2 environment[C]//19th International Conference on Solid-State Sensors,Actuators and Microsystems (Transducers),2017:1269-1272. [22] TAKIZAWA T,YAMAMOTO S,ITOI K,et al. Conductive interconnections through thick silicon substrates for 3D packaging[C]//15th IEEE International Conference on Micro Electro Mechanical Systems (MEMS 2002),2002:388-391. [23] KLIMENTOV S M,GARNOV S V,KONONENKO T V,et al. High rate deep channel ablative formation by picosecond-nanosecond combined laser pulses[J]. Applied Physics a-Materials Science & Processing,1999,69:S633-S636. [24] WANG Z. Microsystems using three-dimensional integration and TSV technologies:Fundamentals and applications[J]. Microelectronic Engineering,2019,210(1):35-64. [25] LIN N,MIAO J M,DIXIT P. Void formation over limiting current density and impurity analysis of TSV fabricated by constant-current pulse-reverse modulation[J]. Microelectronics Reliability,2013,53(12):1943-1953. [26] 刘晓阳,陈文录. 硅通孔转接板关键工艺技术研究——TSV成孔及其填充技术[J]. 印制电路信息,2019,27(11):35-40. LIU Xiaoyang,CHEN Wenlu. Research on the key technology of silicon through hole adapter plate--TSV hole forming and filling technology[J]. Printed Circuit Information,2019,27(11):35-40. [27] ZHANG Z Y,DING Y T,XIAO L,et al. Development of Cu seed layers in ultra-high aspect ratio through-silicon-vias (TSVs) with small diameters[C]//IEEE 71st Electronic Components and Technology Conference (ECTC),2021:1904-1909. [28] KNAUT M,JUNIGE M,NEUMANN V,et al. Atomic layer deposition for high aspect ratio through silicon vias[J]. Microelectronic Engineering,2013,107(1):80-83. [29] MURUGESAN M,MORI K,KOJIMA T,et al. Nano Ni/Cu-TSVs with an improved reliability for 3D-IC integration application[C]//31st Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC),2020:1-5. [30] MURUGESAN M,FUKUSHIMA T,MORI K,et al. Fully-filled,highly-reliable fine-pitch interposers with TSV aspect ratio > 10 for future 3D-LSI/IC packaging[C]//69th IEEE Electronic Components and Technology Conference (ECTC),2019:1047-1051. [31] ROH M H,SHARAMA A,LEE J H,et al. Extrusion suppression of TSV filling metal by Cu-W electroplating for three-dimensional microelectronic packaging[J]. Metallurgical and Materials Transactions a-Physical Metallurgy and Materials Science,2015,46A(5):2051-2062. [32] KEE S H,KIM W J,JUNG J P. Copper-silicon carbide composite plating for inhibiting the extrusion of through silicon via (TSV)[J]. Microelectronic Engineering,2019,214(1):5-14. [33] MATSUDAIRA T,SHINDO S,SHIMIZU T,et al. Cu diffusion barrier properties of various CoWB electroless plated films on SiO2/Si substrate for via-last TSV application[C]//2019 International 3D Systems Integration Conference (3DIC),2019:1-4. [34] HONG S C,KUMAR S,JUNG D H,et al. High speed Cu-Ni filling into TSV for 3-Dimensional Si chip stacking[J]. Metals and Materials International,2013,19(1):123-128. [35] ROH M-H,SHARMA A,LEE J-H,et al. Extrusion suppression of TSV filling metal by Cu-W electroplating for three-dimensional microelectronic packaging [J]. Metallurgical and Materials Transactions a-Physical Metallurgy and Materials Science,2015,46A(5):2051-2062. [36] WANG J J,MA L M,WANG Y S. Investigation on filling method and thermal reliability of Sn58Bi-TSV[J]. Materials Letters,2021,288(1):129306. [37] HOFMANN L,ECKE R,SCHULZ S E,et al. Investigations regarding through silicon via filling for 3D integration by periodic pulse reverse plating with and without additives[J]. Microelectronic Engineering,2011,88(5):705-708. [38] JIN S. Through-silicon-via (TSV) filling by electrodeposition of Cu with pulse current at ultra-short duty cycle[J]. Journal of the Electrochemical Society,2013,160(12):D3300-D3305. [39] JUNG D H,SHARMA A,KIM K H,et al. Effect of current density and plating time on Cu electroplating in TSV and low alpha solder bumping[J]. Journal of Materials Engineering and Performance,2015,24(3):1107-1115. [40] SCHMITT R P,MENK L A,BACA E,et al. Void-free copper electrodeposition in high aspect ratio,full wafer thickness through-silicon vias with endpoint detection[J]. Journal of the Electrochemical Society,2020,167(16):162517. [41] KIM H C,KIM M J,KIM J J. Communication- acceleration of TSV filling by adding thiourea to PEG-PPG-SPS-I[J]. Journal of the Electrochemical Society,2018,165(3):D91-D93. [42] SUNG M,YOON Y,HONG J,et al. Bromide ion as a leveler for high-speed TSV filling[J]. Journal of the Electrochemical Society,2019,166(13):D546-D550. [43] JEON Y,YOON Y,KIM M J,et al. Through silicon via filling with suppression breakdown of PEG-Br- in absence of accelerator[J]. Journal of the Electrochemical Society,2021,168(8):082510. [44] SHIN S H,KIM T Y,PARK J H,et al. Optimization of additive and current conditions for void-free filled through-silicon via[J]. Applied Sciences-Basel,2018,8(11):2135. [45] TANG J,ZHU Q S,ZHANG Y,et al. Copper bottom-up filling for through silicon via (TSV) using single JGB additive[J]. ECS Electrochemistry Letters,2015,4(9):D28-D30. [46] DONG M Y,ZHANG Y M,HANG T,et al. Structural effect of inhibitors on adsorption and desorption behaviors during copper electroplating for through-silicon vias[J]. Electrochimica Acta,2021,372(1):137907. [47] WANG F L,LE Y P. Experiment and simulation of single inhibitor SH110 for void-free TSV copper filling[J]. Scientific Reports,2021,11(1):12108. [48] SUNG M,LEE Y,LEE M,et al. Polyethylene glycol-based single organic additive for through silicon via filling and its structural modification effect[J]. Journal of the Electrochemical Society,2021,168(1):012506. [49] XIAO H B,WANG F L,WANG Y,et al. Effect of ultrasound on copper filling of high aspect ratio through-silicon via (TSV)[J]. Journal of the Electrochemical Society,2017,164(4):D126-D129. [50] ZENG P,REN X Y,Ieee. The influence of pulse and ultrasonic agitation on TSV filling[C]//18th International Conference on Electronic Packaging Technology (ICEPT),2017:432-435. [51] CHEN S T,CHENG Y S,CHANG Y H,et al. Activation of amino-based monolayers for electroless metallization of high-aspect-ratio through-silicon vias by using a simple ultrasonic-assisted plating solution[J]. Applied Surface Science,2018,440(1):209-216. [52] SHARMA A,JUNG D H,ROH M H,et al. Fabrication and shear strength analysis of Sn-3.5Ag/Cu-filled TSV for 3D microelectronic packaging[J]. Electronic Materials Letters,2016,12(6):856-863. [53] TANIDA K,UMETOTO M,TANAKA N,et al. Micro Cu bump interconnection on 3D chip stacking technology[J]. Japanese Journal of Applied Physics Part 1-Regular Papers Brief Communications & Review Papers,2004,43(4B):2264-2270. [54] JUN J,KIM I,MAYER M,et al. A new non-PRM bumping process by electroplating on Si die for three dimensional packaging[J]. Materials Transactions,2010,51(10):1887-1892. [55] KUMAR S,MALLIK S,EKERE N,et al. Stencil printing behavior of lead-free Sn-3Ag-0.5Cu solder paste for wafer level bumping for Sub-100 [56] MI-SONG K,WONSIK H,MYEONGIN K. Flip chip - chip scale package bonding technology with type 7 solder paste printing[J]. Journal of Welding and Joining,2021,39(4):359-367. [57] KOH W,LIN B,TAI J. Copper pillar bump technology progress overview[C]//12th International Conference on Electronic Packaging Technology and High Density Packaging (ICEPT-HDP),2011:1133-1137. [58] MA M,REN S,WANG J,et al. Influence of bump diameter on the growth of intermetallic compounds in Cu/Ni/Sn copper pillar bump during aging process[C]//202021st International Conference on Electronic Packaging Technology (ICEPT),2020:1-4. [59] NAH J W,GELORME J,SORCE P,et al. Wafer IMS (injection molded solder) - A new fine pitch solder bumping technology on wafers with solder alloy composition flexibility[C]//IEEE 64th Electronic Components and Technology Conference (ECTC),2014:1308-1313. [60] GRUBER P A,SHIH D Y,BELANGER L,et al. Injection molded solder technology for Pb-free wafer bumping[C]//54th Electronic Components and Technology Conference,2004:650-654. [61] MUKAWA J,TAKAHASHI S,KOBATA C,et al. Development of liquid photoresist for IMS (injection molded solder) with high thermal stability[J]. Journal of Photopolymer Science and Technology,2016,29(3):395-402. [62] 张洪泽,田野,孟莹,等. 表面活化室温键合技术研究进展[J]. 机械工程学报,2022,58(2):136-146. ZHANG Hongze,TIAN Ye,MENG Ying,et al. Research progress of surface activated bonding at room temperature[J]. Journal of Mechanical Engineering,2022,58(2):136-146. [63] PARK M,BAEK S,KIM S,et al. Argon plasma treatment on Cu surface for Cu bonding in 3D integration and their characteristics[J]. Applied Surface Science,2015,324:168-173. [64] NAKAHIRO H,ZHAO P,OGINO A,et al. Effect of hydrogen reduction on characteristics of Cu thin-films deposited by RF-driven Ar/H2 atmospheric pressure plasma jet[J]. Applied Physics Express,2012,5(5):056201. [65] SEO H K,KIM S E,KIM G,et al. Effects of two-step plasma treatment on Cu and SiO2 surfaces for 3D bonding applications[C]//70th IEEE Electronic Components and Technology Conference (ECTC),2020:1677-1683. [66] HE R,FUJINO M,YAMAUCHI A,et al. Combined surface activated bonding technique for low-temperature Cu/dielectric hybrid bonding[J]. ECS Journal of Solid State Science and Technology,2016,5(7):P419-P424. [67] MARENCO N,REINERT W,WARNAT S,et al. Investigation of key technologies for system-in-package integration of inertial MEMS[C]//Symposium on Design,Test,Integration and Packaging of MEMS/MOEMS,2009:35-40. [68] TSUGAWA H,TAKAHASHI H,NAKAMURA R,et al. Pixel/DRAM/logic 3-layer stacked CMOS image sensor technology[C]//63rd IEEE Annual International Electron Devices Meeting (IEDM),2017:3.2.1-3.2.4. [69] LEE K W,NORIKI A,KIYOYAMA K,et al. Three-dimensional hybrid integration technology of CMOS,MEMS,and photonics circuits for optoelectronic heterogeneous integrated systems[J]. IEEE Transactions on Electron Devices,2011,58(3):748-757. [70] YANG H,LEE T K,MEINSHAUSEN L,et al. Heating rate dependence of the mechanisms of copper pumping in through-silicon vias[J]. Journal of Electronic Materials,2019,48(1):159-169. [71] OHBA T,MAEDA N,KITADA H,et al. Thinned wafer multi-stack 3DI technology[J]. Microelectronic Engineering,2010,87(3):485-490. [72] 李晨,马胜,王璐,等. 三维片上网络体系结构研究综述[J]. 计算机学报,2016,39(9):1812-1828. LI Chen,MA Sheng,WANG Lu. et al. A survey on architecture for three-dimensional networks-on-chip[J]. Chinese Journal of Computers,2016,39(9):1812-1828. [73] WANG T,CHEN S,JIANG D,et al. Through-silicon vias filled with densified and transferred carbon nanotube forests[J]. IEEE Electron Device Letters,2012,33(3):420-422. [74] 田苗,栾振兴,陈舒静,等. 基于通孔双面分步填充的TSV制备方法[J]. 半导体技术,2022,47(8):636-641. TIAN Miao,LUAN Zhenxing,CHEN Shujing,et al. TSV fabrication method based on two-step double-sided filling of through vias[J]. Semiconductor Technology,2022,47(8):636-641. |
[1] | LI Geng, FENG Jiayun, WANG Shang, WU Peng, TIAN Yanhong. Process Optimization and Failure Mechanisms of Au-Al Wire Bonding for T/R Components [J]. Journal of Mechanical Engineering, 2023, 59(22): 322-331. |
[2] | CHEN Shuhui, ZHANG Mengyun, TAN Lingyue, LI Ming, HANG Tao. Effects of Additives and Heat Treatment on the Electrical Properties of Cobalt Interconnect Plating [J]. Journal of Mechanical Engineering, 2022, 58(2): 66-75. |
[3] | WANG Shang, WANG Kaifeng, ZHANG He, XU Jiahui, YANG Dongsheng, HANG Chunjin, TIAN Yanhong. Study on Ultrafine Wire Bonding and Performance of Radio Frequency Devices [J]. Journal of Mechanical Engineering, 2021, 57(22): 201-208. |
[4] | Zhang Feng;Zhang Hongyi;Zhou Yongliang;Yang Wei;Chen Binbin. FABRICATION OF PDMS MICROFLUIDIC CHIP BY WET ETCHING SILICON [J]. , 2005, 41(11): 194-198. |
[5] | ZHANG Zhihai;HUANG Shanglian;ZHANG Jie;JIN Zhu;WANG Ning. Self-measuring Method and Experiment of Residual Stress of Grating Moving Light Modulator [J]. , 2010, 46(8): 12-17. |
[6] | HE Yong;FU Jianzhong;CHEN Zichen. Demolding Defects and the Design of Demolding Device in Micro Hot Embossing Process [J]. , 2008, 44(11): 53-58. |
[7] | LI Pu. EFFICIENT APPROACH FOR COUPLED ELECTROSTATIC AND STRUCTURAL ANALYSIS OF MEMS VIA BOUNDARY ELEMENT METHOD AND MODAL EXPANSION [J]. , 2006, 42(7): 153-158. |
[8] | LIU Chong;LI Miaomiao;SHI Weizhi;DU Liqun;WANG Liding. New Method for Dimensional Precision Control of Electroformed Parts by Using Micro Electroforming Technique with SU-8 Thick Photoresist [J]. , 2011, 47(3): 179-185. |
Viewed | ||||||
Full text |
|
|||||
Abstract |
|
|||||